Xilinx ML605 User Manual

Browse online or download User Manual for Hardware Xilinx ML605. Xilinx ML605 User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 96
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews

Summary of Contents

Page 1 - User Guide

ML605 Hardware User GuideUG534 (v1.8) October 2, 2012

Page 2 - Revision History

10 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardFeaturesThe ML605 provides the following featu

Page 3 - Date Version Revision

ML605 Hardware User Guide www.xilinx.com 11UG534 (v1.8) October 2, 2012Overview• 16. Status LEDs•Ethernet status•FPGA INIT•FPGA DONE•System ACE CF Sta

Page 4

12 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardBlock DiagramFigure 1-1 shows a high-level blo

Page 5 - Table of Contents

ML605 Hardware User Guide www.xilinx.com 13UG534 (v1.8) October 2, 2012Detailed DescriptionDetailed DescriptionFigure 1-2 shows a board photo with num

Page 6 - Appendix D: ML605 Master UCF

14 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board7Clock generation200 MHz OSC, oscillator socke

Page 7 - About This Guide

ML605 Hardware User Guide www.xilinx.com 15UG534 (v1.8) October 2, 2012Detailed Description1. Virtex-6 XC6VLX240T-1FFG1156 FPGAA Virtex-6 XC6VLX240T-1

Page 8 - Additional Support Resources

16 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardThe ML605 supports Master BPI-Up, JTAG, and Sl

Page 9 - ML605 Evaluation Board

ML605 Hardware User Guide www.xilinx.com 17UG534 (v1.8) October 2, 2012Detailed DescriptionReferencesSee the Xilinx Virtex-6 FPGA documentation for mo

Page 10 - Features

18 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardA15 DDR3_A6 90 A6B15 DDR3_A7 86 A7G15 DDR3_A8

Page 11 - UG534 (v1.8) October 2, 2012

ML605 Hardware User Guide www.xilinx.com 19UG534 (v1.8) October 2, 2012Detailed DescriptionG12 DDR3_D20 40 DQ20G13 DDR3_D21 42 DQ21F14 DDR3_D22 50 DQ2

Page 12 - Related Xilinx Documents

ML605 Hardware User Guide www.xilinx.com UG534 (v1.8) October 2, 2012© Copyright 2009–2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, S

Page 13 - Detailed Description

20 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardE24 DDR3_D54 174 DQ54G25 DDR3_D55 176 DQ55F28

Page 14

ML605 Hardware User Guide www.xilinx.com 21UG534 (v1.8) October 2, 2012Detailed DescriptionThe Memory Interface Generator (MIG) tool guidelines specif

Page 15 - Configuration

22 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board3. 128 Mb Platform Flash XLA 128 Mb Xilinx XCF

Page 16 - I/O Voltage Rails

ML605 Hardware User Guide www.xilinx.com 23UG534 (v1.8) October 2, 2012Detailed DescriptionML605 Flash Boot OptionsThe ML605 has two parallel wired fl

Page 17 - 2. 512 MB DDR3 Memory SODIMM

24 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardAF24 FLASH_D0 34 DQ0 F2 DQ00AF25 FLASH_D1 36 D

Page 18

ML605 Hardware User Guide www.xilinx.com 25UG534 (v1.8) October 2, 2012Detailed DescriptionFPGA Design Considerations for the Configuration FlashAfter

Page 19

26 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board5. System ACE CF and CompactFlash ConnectorThe

Page 20

ML605 Hardware User Guide www.xilinx.com 27UG534 (v1.8) October 2, 2012Detailed DescriptionTable 1-6 lists the System ACE CF connections.ReferencesSee

Page 21 - References

28 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board6. USB JTAGJTAG configuration is provided thro

Page 22 - 4. 32 MB Linear BPI Flash

ML605 Hardware User Guide www.xilinx.com 29UG534 (v1.8) October 2, 2012Detailed DescriptionThe JTAG chain can be used to program the FPGA and access t

Page 23 - ML605 Flash Boot Options

UG534 (v1.8) October 2, 2012 www.xilinx.com ML605 Hardware User Guide06/19/12 1.7 Added [Ref 4] link to Oscillator (Differential), page 29. Revised Os

Page 24

30 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardX-Ref Target - Figure 1-7Figure 1-7: ML605 Osc

Page 25

ML605 Hardware User Guide www.xilinx.com 31UG534 (v1.8) October 2, 2012Detailed DescriptionSMA Connectors (Differential)A high-precision clock signal

Page 26

32 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardGTX SMA ClockThe ML605 includes a pair of SMA

Page 27

ML605 Hardware User Guide www.xilinx.com 33UG534 (v1.8) October 2, 2012Detailed Description8. Multi-Gigabit Transceivers (GTX MGTs)The ML605 provides

Page 28 - 6. USB JTAG

34 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board9. PCI Express Endpoint ConnectivityThe 8-lane

Page 29 - 7. Clock Generation

ML605 Hardware User Guide www.xilinx.com 35UG534 (v1.8) October 2, 2012Detailed DescriptionTable 1-8 shows the PCIe connector (P1) that provides up to

Page 30 - Socket has notch

36 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardThe PCIe interface obtains its power from the

Page 31 - SMA Connectors (Differential)

ML605 Hardware User Guide www.xilinx.com 37UG534 (v1.8) October 2, 2012Detailed DescriptionReferencesSee the following websites for more Virtex-6 FPGA

Page 32 - GTX SMA Clock

38 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board11. 10/100/1000 Tri-Speed Ethernet PHYThe ML60

Page 33

ML605 Hardware User Guide www.xilinx.com 39UG534 (v1.8) October 2, 2012Detailed DescriptionSGMII GTX Transceiver Clock GenerationAn Integrated Circuit

Page 34

ML605 Hardware User Guide www.xilinx.com UG534 (v1.8) October 2, 2012

Page 35

40 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardReferencesSee the Marvell Alaska Gigabit Ether

Page 36

ML605 Hardware User Guide www.xilinx.com 41UG534 (v1.8) October 2, 2012Detailed Description12. USB-to-UART BridgeThe ML605 contains a Silicon Labs CP2

Page 37 - 10. SFP Module Connector

42 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board13. USB ControllerThe ML605 provides USB suppo

Page 38

ML605 Hardware User Guide www.xilinx.com 43UG534 (v1.8) October 2, 2012Detailed Description14. DVI CodecThe ML605 features a DVI connector (P3) to sup

Page 39 - UG534_13_111709

44 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board15. IIC BusThe ML605 implements four IIC bus i

Page 40

ML605 Hardware User Guide www.xilinx.com 45UG534 (v1.8) October 2, 2012Detailed DescriptionX-Ref Target - Figure 1-14Figure 1-14: IIC Bus TopologyU1J6

Page 41 - 12. USB-to-UART Bridge

46 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board8 Kb NV MemoryThe ML605 hosts an 8 Kb ST Micro

Page 42 - 13. USB Controller

ML605 Hardware User Guide www.xilinx.com 47UG534 (v1.8) October 2, 2012Detailed Description16. Status LEDsTable 1-19 defines the status LEDs. Table 1-

Page 43 - 14. DVI Codec

48 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardEthernet PHY Status LEDsThe Ethernet PHY statu

Page 44 - 15. IIC Bus

ML605 Hardware User Guide www.xilinx.com 49UG534 (v1.8) October 2, 2012Detailed DescriptionFPGA INIT and DONE LEDsThe typical Xilinx FPGA power up and

Page 45 - INTERFACE

ML605 Hardware User Guide www.xilinx.com 5UG534 (v1.8) October 2, 2012Preface: About This GuideGuide Contents . . . . . . . . . . . . . . . . . . . .

Page 46 - 8 Kb NV Memory

50 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardUser LEDsThe ML605 provides two groups of acti

Page 47 - 16. Status LEDs

ML605 Hardware User Guide www.xilinx.com 51UG534 (v1.8) October 2, 2012Detailed DescriptionUser Pushbutton SwitchesThe ML605 provides six active-High

Page 48 - Ethernet PHY Status LEDs

52 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardUser DIP SwitchThe ML605 includes an active-Hi

Page 49 - 17. User I/O

ML605 Hardware User Guide www.xilinx.com 53UG534 (v1.8) October 2, 2012Detailed DescriptionUser SMA GPIOThe ML605 includes an pair of SMA connectors f

Page 50 - User LEDs

54 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardLCD Display (16 Character x 2 Lines)The ML605

Page 51 - User Pushbutton Switches

ML605 Hardware User Guide www.xilinx.com 55UG534 (v1.8) October 2, 2012Detailed Description18. Switches The ML605 Evaluation board includes the follow

Page 52 - User DIP Switch

56 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardFPGA_PROG_B Pushbutton SW4 (Active-Low)This sw

Page 53 - User SMA GPIO

ML605 Hardware User Guide www.xilinx.com 57UG534 (v1.8) October 2, 2012Detailed DescriptionSystem ACE CF CompactFlash Image Select DIP Switch S1System

Page 54 - UG534_22_073109

58 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardMode, Osc Enable, Boot EEPROM Select, and Addr

Page 55 - 18. Switches

ML605 Hardware User Guide www.xilinx.com 59UG534 (v1.8) October 2, 2012Detailed DescriptionSee 3. 128 Mb Platform Flash XL, page 22 and 4. 32 MB Linea

Page 56

6 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012FPGA_PROG_B Pushbutton SW4 (Active-Low). . . . . . . . . . . . . . . . . . . . .

Page 57 - SDMX-4-X

60 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation Board•2 MGT clocks•4 differential clocksNote:The ML

Page 58 - JTAG 101 1 Input (TCK)

ML605 Hardware User Guide www.xilinx.com 61UG534 (v1.8) October 2, 2012Detailed DescriptionC10 FMC_HPC_LA06_P AG20 D11 FMC_HPC_LA05_P AG22C11 FMC_HPC_

Page 59

62 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardE25 FMC_HPC_HB05_N AN34 F25 FMC_HPC_HB04_P AM3

Page 60

ML605 Hardware User Guide www.xilinx.com 63UG534 (v1.8) October 2, 2012Detailed DescriptionG37 FMC_HPC_LA33_N AH24 H37 FMC_HPC_LA32_P AG25H38 FMC_HPC_

Page 61

64 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardTable 1-29: Power Supply Voltages for HPC Conn

Page 62

ML605 Hardware User Guide www.xilinx.com 65UG534 (v1.8) October 2, 2012Detailed Description20. VITA 57.1 FMC LPC ConnectorThe ML605 implements both th

Page 63

66 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardTable 1-30 shows the VITA 57.1 FMC LPC connect

Page 64

ML605 Hardware User Guide www.xilinx.com 67UG534 (v1.8) October 2, 2012Detailed DescriptionReferencesSee the data sheet for the ROHS compliant FMC HPC

Page 65

68 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardOnboard Power RegulationFigure 1-28 shows the

Page 66

ML605 Hardware User Guide www.xilinx.com 69UG534 (v1.8) October 2, 2012Detailed DescriptionTable 1-31: Onboard Power System DevicesDevice TypeReferenc

Page 67 - 21. Power Management

ML605 Hardware User Guide www.xilinx.com 7UG534 (v1.8) October 2, 2012PrefaceAbout This GuideThis manual accompanies the Virtex®-6 FPGA ML605 Evaluati

Page 68 - Onboard Power Regulation

70 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardVoltage and current monitoring and control are

Page 69

ML605 Hardware User Guide www.xilinx.com 71UG534 (v1.8) October 2, 2012Detailed Description22. System MonitorThe System Monitor provides information r

Page 70

72 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardSystem Monitor Header (J35)Figure 1-30 shows t

Page 71 - 22. System Monitor

ML605 Hardware User Guide www.xilinx.com 73UG534 (v1.8) October 2, 2012Detailed DescriptionML605 Board Power MonitorIn addition to monitoring the FPGA

Page 72 - System Monitor Header (J35)

74 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardFan ControllerIn highly demanding situations,

Page 73 - 12V Supply Monitor

ML605 Hardware User Guide www.xilinx.com 75UG534 (v1.8) October 2, 2012Detailed DescriptionFPGA Power Supply MarginingThe PMBus (IIC), which provides

Page 74 - Fan Controller

76 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Chapter 1: ML605 Evaluation BoardConfiguration OptionsThe FPGA on the ML605 Eva

Page 75 - 6vlx240tff1156

ML605 Hardware User Guide www.xilinx.com 77UG534 (v1.8) October 2, 2012Appendix AReferencesThis section provides references to documentation supportin

Page 76 - Configuration Options

78 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix A: ReferencesAdditional documentation:22. Micron Technology, Inc., DDR

Page 77

ML605 Hardware User Guide www.xilinx.com 79UG534 (v1.8) October 2, 2012Appendix BDefault Switch and Jumper SettingsTab l e B - 3 4: Default Switch Se

Page 78 - W25Q64VSFIG)

8 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Preface: About This Guide• Virtex-6 FPGA Memory Resources User GuideThe function

Page 79 - Appendix B

80 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix B: Default Switch and Jumper SettingsTab l e B - 3 5: Default Jumper

Page 80

ML605 Hardware User Guide www.xilinx.com 81UG534 (v1.8) October 2, 2012Appendix CVITA 57.1 FMC LPC (J63) and HPC (J64) Connector PinoutFigure C-34 sho

Page 81 - Connector Pinout

82 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix C: VITA 57.1 FMC LPC (J63) and HPC (J64) Connector PinoutFigure C-35 s

Page 82

ML605 Hardware User Guide www.xilinx.com 83UG534 (v1.8) October 2, 2012Appendix DML605 Master UCFThe UCF template is provided for designs that target

Page 83 - ML605 Master UCF

84 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "DDR3_D5" LOC =

Page 84 - Appendix D: ML605 Master UCF

ML605 Hardware User Guide www.xilinx.com 85UG534 (v1.8) October 2, 2012NET "DDR3_DM6" LOC = "A29"; ## 170

Page 85

86 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "FLASH_A18" LOC =

Page 86

ML605 Hardware User Guide www.xilinx.com 87UG534 (v1.8) October 2, 2012NET "FMC_HPC_DP5_M2C_P" LOC = "AL3"; ## A18

Page 87

88 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "FMC_HPC_HB02_N" LOC =

Page 88

ML605 Hardware User Guide www.xilinx.com 89UG534 (v1.8) October 2, 2012NET "FMC_HPC_LA14_P" LOC = "AN19"; ## C18

Page 89

ML605 Hardware User Guide www.xilinx.com 9UG534 (v1.8) October 2, 2012Chapter 1ML605 Evaluation BoardOverviewThe ML605 board enables hardware and soft

Page 90

90 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "FMC_LPC_LA05_P" LOC =

Page 91

ML605 Hardware User Guide www.xilinx.com 91UG534 (v1.8) October 2, 2012## NET "FPGA_FWE_B" LOC = "AF23"; ## SEE

Page 92

92 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "PCIE_RX0_P" LOC =

Page 93

ML605 Hardware User Guide www.xilinx.com 93UG534 (v1.8) October 2, 2012NET "PMBUS_ALERT_LS" LOC = "AH9"; ## 2

Page 94

94 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix D: ML605 Master UCFNET "USB_D3_LS" LOC =

Page 95 - Information

ML605 Hardware User Guide www.xilinx.com 95UG534 (v1.8) October 2, 2012Appendix ERegulatory and Compliance InformationThis product is designed and tes

Page 96 - Markings

96 www.xilinx.com ML605 Hardware User GuideUG534 (v1.8) October 2, 2012Appendix E: Regulatory and Compliance InformationMarkingsThis product complies

Comments to this Manuals

No comments