Xilinx Virtex-5 User Manual

Browse online or download User Manual for Unknown Xilinx Virtex-5. Xilinx Virtex-5 User's Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 140
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews

Summary of Contents

Page 1 - Development Board

RVirtex-5 FPGA ML561Memory InterfacesDevelopment BoardUser GuideUG199 (v1.2) April 19, 2008

Page 2 - Revision History

10 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Preface: About This GuideRHardware MeasurementsThese measurements are the a

Page 3 - Table of Contents

100 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRFPGA #2 PinoutTable A-2 lists the connections for

Page 4 - Appendix A: FPGA Pinouts

Virtex-5 FPGA ML561 User Guide www.xilinx.com 101UG199 (v1.2) April 19, 2008FPGA #2 PinoutRDDR2 DIMM Deep Interface (cont.)DDR2_DIMM3_CK2_P AA25 DDR2_

Page 5 - Appendix C: LCD Interface

102 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRDDR2 DIMM Deep Interface (cont.)DDR2_DIMM_DQ_BY4_

Page 6

Virtex-5 FPGA ML561 User Guide www.xilinx.com 103UG199 (v1.2) April 19, 2008FPGA #2 PinoutRDDR2 DIMM Wide Interface (cont.)DDR2_DIMM5_CS0_N V24 DDR2_D

Page 7 - About This Guide

104 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRDDR2 DIMM Wide Interface (cont.)DDR2_DIMM_DQ_BY15

Page 8 - Additional Support Resources

Virtex-5 FPGA ML561 User Guide www.xilinx.com 105UG199 (v1.2) April 19, 2008FPGA #2 PinoutRDDR2 DIMM Miscellaneous Signals (cont.)DDR2_DIMM5_CNTL_PAR

Page 9 - Terminology

106 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRFPGA #2 Test and Debug SignalsFPGA2_DIP0 AG18 FPG

Page 10 - Preface: About This Guide

Virtex-5 FPGA ML561 User Guide www.xilinx.com 107UG199 (v1.2) April 19, 2008FPGA #2 PinoutRFPGA #2 External Interfaces (cont.)FPGA2_TXN0_BK120 B3 FPGA

Page 11 - Introduction

108 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRFPGA #3 PinoutTable A-3 lists the connections for

Page 12

Virtex-5 FPGA ML561 User Guide www.xilinx.com 109UG199 (v1.2) April 19, 2008FPGA #3 PinoutRQDRII Memory Interface (cont.) QDR2_D_BY0_B5 M31 QDR2_D_BY4

Page 13

Virtex-5 FPGA ML561 User Guide www.xilinx.com 11UG199 (v1.2) April 19, 2008RChapter 1IntroductionThis chapter introduces the Virtex®-5 FPGA ML561 refe

Page 14 - Chapter 1: Introduction

110 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRQDRII Memory Interface (cont.) QDR2_D_BY7_B6 U28

Page 15 - Getting Started

Virtex-5 FPGA ML561 User Guide www.xilinx.com 111UG199 (v1.2) April 19, 2008FPGA #3 PinoutRQDRII Memory Interface (cont.) QDR2_Q_BY6_B7 V33 QDR2_Q_BY7

Page 16 - Applying Power to the Board

112 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRRLDRAM II Memory Interface (cont.)RLD2_D_BY0_B5 F

Page 17 - Hardware Description

Virtex-5 FPGA ML561 User Guide www.xilinx.com 113UG199 (v1.2) April 19, 2008FPGA #3 PinoutRRLDRAM II Memory Interface (cont.)RLD2_DQ_BY3_B4 M7 RLD2_DQ

Page 18

114 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRFPGA #3 Test and Debug Signals (cont.)FPGA3_TEST_

Page 19 - DDR2 DIMM

Virtex-5 FPGA ML561 User Guide www.xilinx.com 115UG199 (v1.2) April 19, 2008RAppendix BBill of MaterialsThis appendix lists the bill of materials (BOM

Page 20 - RLDRAM II Devices

116 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix B: Bill of MaterialsRPower15A Power Module Texas Instruments PTH0

Page 21 - Memory Details

Virtex-5 FPGA ML561 User Guide www.xilinx.com 117UG199 (v1.2) April 19, 2008RSwitchDIP (Test Inputs) ITT_INDUSTRIES SDA04H1KDSW1, SW2, SW6System Reset

Page 22

118 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix B: Bill of MaterialsR

Page 23 - DDR2 SDRAM DIMM

Virtex-5 FPGA ML561 User Guide www.xilinx.com 119UG199 (v1.2) April 19, 2008RAppendix CLCD InterfaceThis appendix describes the LCD interface for the

Page 24

12 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 1: IntroductionRVirtex-5 FPGA ML561 Memory Interfaces Development B

Page 25 - QDRII and RLDRAM II Memories

120 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRTable C-1 summarizes the controller specificatio

Page 26

Virtex-5 FPGA ML561 User Guide www.xilinx.com 121UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRPeripheral Device KS0713Figure C-2 is a block d

Page 27 - External Interfaces

122 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRFigure C-3 shows only the signals of interest fo

Page 28 - 33 MHz Clock

Virtex-5 FPGA ML561 User Guide www.xilinx.com 123UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRController – OperationThe pixels for the LCD pa

Page 29 - DIP Switch

124 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceR0010DB0Page 210HDB111HDB212HDB313HDB414HDB515HDB

Page 30 - Pushbuttons

Virtex-5 FPGA ML561 User Guide www.xilinx.com 125UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRWhen a page is addressed, all the bits represen

Page 31 - Power Measurement Header

126 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRController – Power Supply CircuitsFigure C-5 sho

Page 32

Virtex-5 FPGA ML561 User Guide www.xilinx.com 127UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRThe voltage and contrast settings must be confi

Page 33 - Power Regulation

128 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceR• The voltage follower and voltage regulator are

Page 34 - Voltage Regulators

Virtex-5 FPGA ML561 User Guide www.xilinx.com 129UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRAfter the SHL bit is configured, these settings

Page 35

Virtex-5 FPGA ML561 User Guide www.xilinx.com 13UG199 (v1.2) April 19, 2008Virtex-5 FPGA ML561 Memory Interfaces Development BoardRFigure 1-2 shows th

Page 36 - Board Design Considerations

130 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRInstruction SetTable C-6 shows the instruction s

Page 37

Virtex-5 FPGA ML561 User Guide www.xilinx.com 131UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRSet page address 0 0 1 0 1 1 P3 P2 P1 P0This in

Page 38

132 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRReverse display ON/OFF001010011REVREV RAM bit da

Page 39 - Electrical Requirements

Virtex-5 FPGA ML561 User Guide www.xilinx.com 133UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRRead/Write Characteristics (6800 Mode)Table C-7

Page 40

134 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRDesign ExamplesLCD Panel Used in Full Graphics M

Page 41 - Power Consumption

Virtex-5 FPGA ML561 User Guide www.xilinx.com 135UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRLCD Panel Used in Character ModeThis design exa

Page 42

136 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRDisplay Data ByteThe supplied byte must be a val

Page 43

Virtex-5 FPGA ML561 User Guide www.xilinx.com 137UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRWhen presenting byte value 30 hex, character 0

Page 44

138 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceRFigure C-11 shows a block diagram of the LCD cha

Page 45

Virtex-5 FPGA ML561 User Guide www.xilinx.com 139UG199 (v1.2) April 19, 2008Hardware Schematic DiagramRArray Connector NumberingFigure C-12 shows the

Page 46 - FPGA Internal Power Budget

14 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 1: IntroductionR

Page 47 - Chapter 5

140 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix C: LCD InterfaceR

Page 48

Virtex-5 FPGA ML561 User Guide www.xilinx.com 15UG199 (v1.2) April 19, 2008RChapter 2Getting StartedThis chapter describes the items needed to configu

Page 49

16 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 2: Getting StartedR5. Insert the CompactFlash card included in the

Page 50

Virtex-5 FPGA ML561 User Guide www.xilinx.com 17UG199 (v1.2) April 19, 2008RChapter 3Hardware DescriptionThis chapter describes the major hardware blo

Page 51 - Configuration

18 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRFPGAThe ML561 uses three Virtex-5 XC5VLX50T

Page 52 - 2. — = Not applicable

Virtex-5 FPGA ML561 User Guide www.xilinx.com 19UG199 (v1.2) April 19, 2008Hardware OverviewRMemoriesTable 3-1 lists the types of memories that the ML

Page 53 - System ACE Interface

Virtex-5 FPGA ML561 User Guide www.xilinx.com UG199 (v1.2) April 19, 2008Xilinx is disclosing this user guide, manual, release note, and/or specificat

Page 54 - Chapter 6: Configuration

20 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRDDR2 SDRAM ComponentsThe ML561 board contai

Page 55 - Correlation

Virtex-5 FPGA ML561 User Guide www.xilinx.com 21UG199 (v1.2) April 19, 2008Memory DetailsRMemory DetailsDDR400 and DDR2 Component MemoriesThe FPGA #1

Page 56 - Test Setup

22 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRTable 3-3 describes all signals associated

Page 57 - UG199_c7_01_062707

Virtex-5 FPGA ML561 User Guide www.xilinx.com 23UG199 (v1.2) April 19, 2008Memory DetailsRDDR2 SDRAM DIMMThe FPGA #2 device on the Virtex-5 FPGA ML561

Page 58

24 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRTable 3-5 describes all the signals associa

Page 59

Virtex-5 FPGA ML561 User Guide www.xilinx.com 25UG199 (v1.2) April 19, 2008Memory DetailsRQDRII and RLDRAM II MemoriesFigure 3-5 summarizes the distri

Page 60 - Table 7-3: DIP[1:2] Settings

26 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRTable 3-6 describes all the signals associa

Page 61 - Time (ps)

Virtex-5 FPGA ML561 User Guide www.xilinx.com 27UG199 (v1.2) April 19, 2008External InterfacesRExternal InterfacesThe external interfaces of the Virte

Page 62 - (DDR2 Memory Via)

28 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionR200 MHz LVPECL ClockThe 200 MHz LVPECL cloc

Page 63 - Time (ns)

Virtex-5 FPGA ML561 User Guide www.xilinx.com 29UG199 (v1.2) April 19, 2008External InterfacesR33 MHz System ACE Controller OscillatorA single-ended 3

Page 64

Virtex-5 FPGA ML561 User Guide www.xilinx.com 3UG199 (v1.2) April 19, 2008Preface: About This GuideGuide Contents . . . . . . . . . . . . . . . . . .

Page 65 - DDR2 Component Read Operation

30 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRSeven-Segment DisplaysOne seven-segment dis

Page 66 - Cursor 2: 774.6 mV, 2.5191 ns

Virtex-5 FPGA ML561 User Guide www.xilinx.com 31UG199 (v1.2) April 19, 2008External InterfacesRPower On or Off Slide SwitchThe power on or off slide s

Page 67

32 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRLiquid Crystal Display ConnectorPrevious me

Page 68

Virtex-5 FPGA ML561 User Guide www.xilinx.com 33UG199 (v1.2) April 19, 2008Power RegulationRThe product specification at http://www.displaytech.com.hk

Page 69

34 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRalso be supplied from a bench supply using

Page 70 - UG199_c7_21_071907

Virtex-5 FPGA ML561 User Guide www.xilinx.com 35UG199 (v1.2) April 19, 2008Power RegulationRThe FPGA can drive VMARGIN_DN_xxxx_N and VMARGIN_UP_xxxx_N

Page 71

36 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRTable 3-18 summarizes the inhibit headers.B

Page 72

Virtex-5 FPGA ML561 User Guide www.xilinx.com 37UG199 (v1.2) April 19, 2008Board Design ConsiderationsRFor Write data and terminations at the memory,

Page 73

38 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 3: Hardware DescriptionRTable 3-19 shows the details of the dielect

Page 74

Virtex-5 FPGA ML561 User Guide www.xilinx.com 39UG199 (v1.2) April 19, 2008RChapter 4Electrical RequirementsThis chapter provides the electrical requi

Page 75

4 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008RSeven-Segment Displays. . . . . . . . . . . . . . . . . . . . . . . . . . .

Page 76 - UG199_c7_30_071907

40 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 4: Electrical RequirementsRTable 4-1: ML561 Power ConsumptionDevice

Page 77

Virtex-5 FPGA ML561 User Guide www.xilinx.com 41UG199 (v1.2) April 19, 2008Power ConsumptionRPower Modules CapacityVCCINT Power Plane (1.0V) 1 1.00 15

Page 78

42 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 4: Electrical RequirementsRTable 4-2 lists the 12 different power p

Page 79

Virtex-5 FPGA ML561 User Guide www.xilinx.com 43UG199 (v1.2) April 19, 2008Power ConsumptionRcurrent can support a voltage swing of up to (16 mA * 50Ω

Page 80

44 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 4: Electrical RequirementsRSSTL18 FPGA Power Plane (1.8V) Capacity1

Page 81 - QDRII Write Operation

Virtex-5 FPGA ML561 User Guide www.xilinx.com 45UG199 (v1.2) April 19, 2008Power ConsumptionRSystem ACE Controller1 3.3 200 0.7DS080, System ACE Compa

Page 82

46 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 4: Electrical RequirementsRFPGA Internal Power BudgetTable 4-4 summ

Page 83

Virtex-5 FPGA ML561 User Guide www.xilinx.com 47UG199 (v1.2) April 19, 2008RChapter 5Signal Integrity RecommendationsTermination and Transmission Line

Page 84

48 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 5: Signal Integrity RecommendationsRTable 5-1: DDR400 SDRAM Compone

Page 85

Virtex-5 FPGA ML561 User Guide www.xilinx.com 49UG199 (v1.2) April 19, 2008Termination and Transmission Line SummariesRTable 5-4: QDRII SRAM Terminati

Page 86 - QDRII Read Operation

Virtex-5 FPGA ML561 User Guide www.xilinx.com 5UG199 (v1.2) April 19, 2008RAppendix B: Bill of MaterialsAppendix C: LCD InterfaceGeneral . . . . . .

Page 87

50 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 5: Signal Integrity RecommendationsR

Page 88

Virtex-5 FPGA ML561 User Guide www.xilinx.com 51UG199 (v1.2) April 19, 2008RChapter 6ConfigurationThis chapter provides a brief description of the FPG

Page 89

52 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 6: ConfigurationRJTAG ChainFour devices (the System ACE chip and th

Page 90

Virtex-5 FPGA ML561 User Guide www.xilinx.com 53UG199 (v1.2) April 19, 2008System ACE InterfaceRTable 6-2 shows the System ACE interface signal names,

Page 91 - Summary and Recommendations

54 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 6: ConfigurationR

Page 92

Virtex-5 FPGA ML561 User Guide www.xilinx.com 55UG199 (v1.2) April 19, 2008RChapter 7ML561 Hardware-Simulation CorrelationThis chapter contains the fo

Page 93

56 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRillustrated here for these

Page 94

Virtex-5 FPGA ML561 User Guide www.xilinx.com 57UG199 (v1.2) April 19, 2008Test SetupRstrobe, a random value can be applied to data bits from one cycl

Page 95 - FPGA Pinouts

58 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationR♦ DDR2 mask (for nominal V

Page 96

Virtex-5 FPGA ML561 User Guide www.xilinx.com 59UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRDDR2 Component Write OperationThis sub

Page 97 - FPGA #1 Pinout

6 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008R

Page 98

60 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRDDR2 DQ is a bidirectional

Page 99

Virtex-5 FPGA ML561 User Guide www.xilinx.com 61UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-4: DDR2 Component Write HW Me

Page 100 - FPGA #2 Pinout

62 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-6: DDR2 Component

Page 101

Virtex-5 FPGA ML561 User Guide www.xilinx.com 63UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-8: DDR2 Component Write Extra

Page 102 - Appendix A: FPGA Pinouts

64 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-10: DDR2 Componen

Page 103

Virtex-5 FPGA ML561 User Guide www.xilinx.com 65UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRDDR2 Component Read OperationThis subs

Page 104

66 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-13: DDR2 Componen

Page 105

Virtex-5 FPGA ML561 User Guide www.xilinx.com 67UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-15: DDR2 Component Read HW Me

Page 106

68 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-17: DDR2 Componen

Page 107

Virtex-5 FPGA ML561 User Guide www.xilinx.com 69UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-19: DDR2 Component Read Extra

Page 108 - FPGA #3 Pinout

Virtex-5 FPGA ML561 User Guide www.xilinx.com 7UG199 (v1.2) April 19, 2008RPrefaceAbout This GuideThis user guide describes the Virtex®-5 FPGA ML561 M

Page 109

70 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRDDR2 DIMM Write OperationT

Page 110

Virtex-5 FPGA ML561 User Guide www.xilinx.com 71UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRDDR2 DQ is a bidirectional signal. To

Page 111

72 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-22: DDR2 DIMM Wri

Page 112

Virtex-5 FPGA ML561 User Guide www.xilinx.com 73UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-24: DDR2 DIMM Write HW Measur

Page 113

74 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-26: DDR2 DIMM Wri

Page 114

Virtex-5 FPGA ML561 User Guide www.xilinx.com 75UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-28: DDR2 DIMM Write Extrapola

Page 115 - Bill of Materials

76 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRDDR2 DIMM Read OperationTh

Page 116 - Appendix B: Bill of Materials

Virtex-5 FPGA ML561 User Guide www.xilinx.com 77UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-31: DDR2 DIMM Read HW Measure

Page 117 - UG199 (v1.2) April 19, 2008

78 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-33: DDR2 DIMM Rea

Page 118

Virtex-5 FPGA ML561 User Guide www.xilinx.com 79UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-35: DDR2 DIMM Read Extrapolat

Page 119 - LCD Interface

8 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Preface: About This GuideR- Configurable Logic Blocks (CLBs)-SelectIO™ Resou

Page 120 - Hardware Schematic Diagram

80 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-37: DDR2 DIMM Rea

Page 121 - Peripheral Device KS0713

Virtex-5 FPGA ML561 User Guide www.xilinx.com 81UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRQDRII Write OperationThis subsection s

Page 122 - 128 x 64 DOTS

82 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-40: QDRII Write H

Page 123 - Controller – Operation

Virtex-5 FPGA ML561 User Guide www.xilinx.com 83UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-42: QDRII Write HW Measuremen

Page 124 - Appendix C: LCD Interface

84 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-44: QDRII Write E

Page 125

Virtex-5 FPGA ML561 User Guide www.xilinx.com 85UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-46: QDRII Write Extrapolation

Page 126 - UG199_C_05_050106

86 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRQDRII Read OperationThis s

Page 127

Virtex-5 FPGA ML561 User Guide www.xilinx.com 87UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-49: QDRII Read HW Measurement

Page 128

88 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-51: QDRII Read HW

Page 129 - ♦ The LCD bias is set to:

Virtex-5 FPGA ML561 User Guide www.xilinx.com 89UG199 (v1.2) April 19, 2008Signal Integrity Correlation ResultsRFigure 7-53: QDRII Read Extrapolation

Page 130 - Instruction Set

Virtex-5 FPGA ML561 User Guide www.xilinx.com 9UG199 (v1.2) April 19, 2008ConventionsRConventionsThis document uses the following conventions. An exam

Page 131

90 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRFigure 7-55: QDRII Read Ex

Page 132

Virtex-5 FPGA ML561 User Guide www.xilinx.com 91UG199 (v1.2) April 19, 2008Summary and RecommendationsRSummary and RecommendationsThe first objective

Page 133

92 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationRTable 7-16 summarizes the

Page 134 - Design Examples

Virtex-5 FPGA ML561 User Guide www.xilinx.com 93UG199 (v1.2) April 19, 2008How to Generate a User-Specific FPGA IBIS ModelRHow to Generate a User-Spec

Page 135 - Display Command Byte

94 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Chapter 7: ML561 Hardware-Simulation CorrelationR

Page 136 - UG199_C_09_050106

Virtex-5 FPGA ML561 User Guide www.xilinx.com 95UG199 (v1.2) April 19, 2008RAppendix AFPGA PinoutsThis appendix provides the pinouts for the three FPG

Page 137

96 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRDDR400 Component Interface (cont.)DDR1_DQ_BY0_B4 A

Page 138

Virtex-5 FPGA ML561 User Guide www.xilinx.com 97UG199 (v1.2) April 19, 2008FPGA #1 PinoutRDDR2 Component Interface (cont.)DDR2_WE_N J21 DDR2_DQ_BY2_B2

Page 139 - Array Connector Numbering

98 www.xilinx.com Virtex-5 FPGA ML561 User GuideUG199 (v1.2) April 19, 2008Appendix A: FPGA PinoutsRFPGA #1 MII Link InterfaceFPGA2_TO_FPGA1_MII_TX_CL

Page 140

Virtex-5 FPGA ML561 User Guide www.xilinx.com 99UG199 (v1.2) April 19, 2008FPGA #1 PinoutRFPGA #1 Test Display SignalsFPGA1_7SEG_0_N AG17 FPGA1_7SEG_6

Comments to this Manuals

No comments